

# **AU7845 Datasheet**

## **USB Host MP3/WMA Decoder SOC**

**Rev 1.01** 

Aug 28, 2008



#### **DISCLAIMER**

All information and data contained in this document are without any commitment, are not to be considered as an offer for conclusion of a contract, nor shall they be construed as to create any liability. Any new issue of this document invalidates previous issues. Product availability and delivery are exclusively subject to our respective order confirmation form; the same applies to orders based on development samples delivered. By this publication, Shanghai Mountain View Silicon Technology Co. Ltd. ("MVSILICON") does not assume responsibility for patent infringements or other rights of third parties that may result from its use.

No part of this publication may be reproduced, photocopied, stored in a retrieval system, or translated in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without the prior written permission of Shanghai Mountain View Silicon Technology Co. Ltd.

Shanghai Mountain View Silicon Technology Co. Ltd. assumes no responsibility for any errors contained herein.



# AU7845 USB HOST MP3/WMA DECODER SOC

# **Revision History**

| Data      | Revision | Description                             |
|-----------|----------|-----------------------------------------|
| 2008-7-7  | 1.0      | initial                                 |
| 2008-8-28 | 1.01     | 1. Pin order modified                   |
|           |          | 2. Change some electrical specification |

# **MVSILICON**

#### AU7845 USB HOST MP3/WMA DECODER SOC

## **Contents**

| Revision History                      | iii |
|---------------------------------------|-----|
| Contents                              | iv  |
| Figures                               | V   |
| Tables                                | vi  |
| 1. Overview                           |     |
| 1.1 Features                          |     |
| 1.2 Chip Architecture                 | 2   |
| 2. System Application                 | 3   |
| 3. Pin Description                    | 4   |
| 3.1 Pin Description                   | 4   |
| 4. Package                            | 6   |
| 4.1 Package Diagram                   | 6   |
| 4.2 Package Dimension Parameter       | 7   |
| 5. Electrical Specification           | 8   |
| 5.1 Absolute Maximum Ratings (Note 1) | 8   |
| 5.2 Recommended Operating Conditions  | 8   |
| 5.3 Electrical Characteristics        | 8   |
| Contact Information.                  | 9   |



#### AU7845 USB HOST MP3/WMA DECODER SOC

# **Figures**

| Figure 1 AU7845 Functional Block Diagram              | 2 |
|-------------------------------------------------------|---|
| Figure 2 MP3/WMA Audio System                         | 3 |
| Figure 3 Package Diagram (LQFP100-14x14mm / TOP View) |   |
| Figure 4 LQFP100-14x14mm Package Dimension Parameter  | 7 |

# **MVSILICON**

# AU7845 USB HOST MP3/WMA DECODER SOC

## **Tables**

| Table 1 Pin Description                  | . 4 |
|------------------------------------------|-----|
| Table 2 Absolute Maximum Ratings         |     |
| Table 3 Recommended Operating Conditions | . 8 |
| Table 4 Electrical Characteristics       | . 8 |



#### 1. Overview

A highly integrated SOC for MP3/WMA player, AU7845 integrates MCU, MP3/WMA decoder, USB Host controller, SD/MMC card controller, a 16-bit audio decoder, RTC, ADC and an IR decoder in a single chip. Compared with traditional flash-MP3 player, AU7845 offers a lower cost, lower power consumption, flexible and more powerful host MP3/WMA player solution.

#### 1.1 Features

- Low power 0.18um CMOS technology
- Power supply 1.8V/3.3V, power consumption 125mW, support sleep mode
- Enhanced 8051, up to 10 times faster than standard 8051
- USB2.0 full-speed host controller
- SD/MMC card controller
- Support MPEG 1/2/2.5 layer2/3 decoding, data rate 32kbps ~ 320kbps, including VBR
- Support WMA format, data rate 32kbps ~ 384kbps
- Support 9 sampling frequency: 8kHz/11.025kHz/12kHz/16kHz/22.05kHz/24kHz/32kHz/44.1kHz/48kHz
- Embedded sound equalizer
- Support tag format ID3v1 and ID3v2.4
- Support FAT16/FAT32 file system
- Embedded 16-bit sigma-delta audio DAC
- Embedded headphone amplifier
- Support IR Remote control
- GPIO for various purposes
- RTC embedded
- 4 channel 10-bit SAR ADC for peripheral controls
- 2 channel AUX in
- Embedded 64KB OTP memory for program code storage
- Support external NOR flash for program code storage
- Support in-system debug through external emulator
- In-system firmware upgrade through U-disk or SD/MMC



### 1.2 Chip Architecture



Figure 1 AU7845 Functional Block Diagram



## 2. System Application

### • MP3/WMA audio system



Figure 2 MP3/WMA Audio System



## 3. Pin Description

AU7845 is a CMOS device. Floating level on input signals causes unstable device operation and abnormal current consumption. Pull-up or Pull-down resistors should be used appropriately for input or bidirectional pins.

| Notation | Description   |
|----------|---------------|
| I        | Input         |
| 0        | Output        |
| I/O      | Bidirectional |
| AI       | Analog Input  |
| AO       | Analog Output |
| PWR      | Power         |
| GND      | Ground        |

### 3.1 Pin Description

Table 1 Pin Description

| Pin name                        | Pin#  | Type | Description                            |  |  |  |
|---------------------------------|-------|------|----------------------------------------|--|--|--|
| NOR flash memory interface pins |       |      |                                        |  |  |  |
| FSH_DB [7:0]                    | 32:39 | I/O  | Flash memory data bus                  |  |  |  |
| FSH_AB [0:1]                    | 40:41 | I/O  | Flash memory address bus               |  |  |  |
| FSH_AB [2:3]                    | 57:58 | I/O  | Flash memory address bus               |  |  |  |
| FSH_AB [4:7]                    | 61:64 | I/O  | Flash memory address bus               |  |  |  |
| FSH_AB [8:9]                    | 88:89 | I/O  | Flash memory address bus               |  |  |  |
| FSH_AB [10]                     | 60    | I/O  | Flash memory address bus               |  |  |  |
| FSH_AB [11]                     | 90    | I/O  | Flash memory address bus               |  |  |  |
| FSH_AB [12]                     | 65    | I/O  | Flash memory address bus               |  |  |  |
| FSH_AB [13:14]                  | 87:86 | I/O  | Flash memory address bus               |  |  |  |
| FSH_AB [15]                     | 66    | I/O  | Flash memory address bus               |  |  |  |
| FSH_WR                          | 91    | I/O  | Flash memory write signal              |  |  |  |
| FSH_RD                          | 92    | I/O  | Flash memory read signal               |  |  |  |
|                                 |       |      | USB interface pins                     |  |  |  |
| USB_DP                          | 22    | I/O  | USB Function D+ bus                    |  |  |  |
| USB_DM                          | 21    | I/O  | USB Function D- bus                    |  |  |  |
|                                 |       |      | CARD interface pins                    |  |  |  |
| SD_CLK                          | 51    | О    | SD Card clock                          |  |  |  |
| SD_CMD                          | 53    | I/O  | SD Card command line                   |  |  |  |
| SD_DAT0                         | 54    | I/O  | SD Card data line                      |  |  |  |
|                                 |       |      | DAC AUDIO interface pins               |  |  |  |
| DAC_HPOUTR                      | 1     | AO   | Head phone right channel output        |  |  |  |
| DAC_HPOUTL                      | 3     | AO   | Head phone left channel output         |  |  |  |
| DAC_VREF                        | 5     | AI   | Internal voltage reference             |  |  |  |
| AUXIN1_R                        | 97    | AI   | External AUX in, channel 1 right input |  |  |  |



#### AU7845 USB HOST MP3/WMA DECODER SOC

| AUXIN1 L              | 98             | AI         | External AUX in, channel 1 left input          |  |  |  |
|-----------------------|----------------|------------|------------------------------------------------|--|--|--|
| AUXIN2 R              | 99             | AI         | External AUX in, channel 2 right input         |  |  |  |
| AUXIN2 L              | 100            | AI         | External AUX in, channel 2 left input          |  |  |  |
| MOMINE_E              | 100            | 711        | SAR ADC interface pins                         |  |  |  |
| ADC VREF              | 8              | AI         | ADC voltage reference                          |  |  |  |
| ADC_VKEF ADC REXT100K | 9              | AI         | ADC connected with a 100kohm external resistor |  |  |  |
| ADC_REATION           | 10             | AI         | Analog voltage input, channel 1                |  |  |  |
| ADC_CH1               | 11             | AI         | Analog voltage input, channel 2                |  |  |  |
| ADC_CH2               | 12             | AI         | Analog voltage input, channel 3                |  |  |  |
| ADC_CH3               | 13             | AI         | Analog voltage input, channel 4                |  |  |  |
| ADC_CH4               | 13             | Al         | GPIO/MCU IO pins                               |  |  |  |
| CDIO 412.01           | 20.26          | I/O        |                                                |  |  |  |
| GPIO_A[3:0]           | 29:26<br>47:44 | I/O<br>I/O | GPIO PORT, bank A                              |  |  |  |
| GPIO_A[7:4]           |                |            | GPIO PORT, bank A                              |  |  |  |
| GPIO_B[2:0]           | 50:48          | I/O        | GPIO PORT, bank B                              |  |  |  |
| GPIO_B[7:3]           | 80:76          | I/O        | GPIO PORT, bank B                              |  |  |  |
| GPIO_C[1:0]           | 56:55          | I/O        | GPIO PORT, bank C                              |  |  |  |
| GPIO_C[7:2]           | 73:68<br>75    | I/O        | GPIO PORT, bank C                              |  |  |  |
| GPIO_D[0]             |                | I/O        | GPIO PORT, bank D                              |  |  |  |
| GPIO_D[3:1]           | 85:83          | I/O        | GPIO PORT, bank D                              |  |  |  |
|                       | T = .          | Т          | CLK & Reset pins                               |  |  |  |
| XIN                   | 24             | I          | 12MHz Crystal oscillator input for PLL         |  |  |  |
| XOUT                  | 25             | O          | 12MHz Crystal oscillator output for PLL        |  |  |  |
| RTC_XIN               | 18             | I          | 32.768KHz Crystal oscillator input for RTC     |  |  |  |
| RTC_XOUT              | 19             | 0          | 32.768KHz Crystal oscillator output for RTC    |  |  |  |
| RESET_N               | 42             | I          | System reset, active low                       |  |  |  |
|                       |                |            | mod pin                                        |  |  |  |
| MOD[1:0]              | 93:94          | I          | Chip run mode configure pin                    |  |  |  |
| TEST                  | 95             | I          | Chip test pin                                  |  |  |  |
|                       |                |            | Power/Ground pins                              |  |  |  |
| DAC_AVDD              | 4              | PWR        | Analog power for DAC(3.3V)                     |  |  |  |
| DAC_AVSS              | 2              | GND        | Analog ground for DAC                          |  |  |  |
| PLL_VSS               | 14             | GND        | Analog ground for PLL                          |  |  |  |
| PLL_VDD               | 15             | PWR        | Analog power for PLL(1.8V)                     |  |  |  |
| ADC_AVDD              | 7              | PWR        | Analog power for ADC(3.3V)                     |  |  |  |
| ADC_AVSS              | 6              | GND        | Analog ground for ADC                          |  |  |  |
| VPP                   | 74             | PWR        | OTP program power                              |  |  |  |
| IO_VDD                | 17             | PWR        | Digital power for I/O(3.3V)                    |  |  |  |
|                       | 23             |            |                                                |  |  |  |
|                       | 52             |            |                                                |  |  |  |
|                       | 96             |            |                                                |  |  |  |
| VSS                   | 20             | GND        | Digital IO/core ground                         |  |  |  |
|                       | 31             |            |                                                |  |  |  |
|                       | 59             |            |                                                |  |  |  |
| AND                   | 81             | DWD        | D: '41                                         |  |  |  |
| VDD                   | 16             | PWR        | Digital power for core (1.8V)                  |  |  |  |
|                       | 30             |            |                                                |  |  |  |
|                       | 43             |            |                                                |  |  |  |
|                       | 67<br>82       |            |                                                |  |  |  |
|                       | 04             |            |                                                |  |  |  |



## 4. Package

#### 4.1 Package Diagram



Figure 3 Package Diagram (LQFP100-14x14mm / TOP View)



### 4.2 Package Dimension Parameter



Figure 4 LQFP100-14x14mm Package Dimension Parameter



## 5. Electrical Specification

#### 5.1 Absolute Maximum Ratings (Note 1)

Table 2 Absolute Maximum Ratings

| Parameter                   | Symbol      | Rating      | Unit |
|-----------------------------|-------------|-------------|------|
| Power Supply Voltage (IO)   | VCC_IO_AB   | -0.5 to 4.6 | V    |
| Power Supply Voltage (Core) | VCC_CORE_AB | 0 to 2      | V    |
| Power Supply Voltage (PLL)  | VCC_PLL_AB  | -0.2 to 2.2 | V    |
| Power Supply Voltage (DAC)  | VCC_DAC_AB  | -0.3 to 3.6 | V    |
| Storage Temperature         | TEMP_STG    | -65 to 150  | C    |

### **5.2 Recommended Operating Conditions**

**Table 3 Recommended Operating Conditions** 

|                                |             |      |     | -    |      |
|--------------------------------|-------------|------|-----|------|------|
| Parameter                      | Symbol      | Min  | Тур | Max  | Unit |
| Power Supply Voltage (IO)      | VCC_IO_OP   | 2.97 | 3.3 | 3.63 | V    |
| Power Supply Voltage (Core)    | VCC_CORE_OP | 1.62 | 1.8 | 1.98 | V    |
| Power Supply Voltage (PLL)     | VCC_PLL_OP  | 1.62 | 1.8 | 1.98 | V    |
| Power Supply Voltage (DAC)     | VCC_DAC_OP  | 3.0  | 3.3 | 3.6  | V    |
| Power Supply Voltage (ADC)     | VCC_ADC_OP  | 3.15 | 3.3 | 3.45 | V    |
| Input Voltage (digital)        | VIN         | -0.3 |     | 5.5  | V    |
| Operating Free Air Temperature | TEMP_OPR    | -20  |     | 70   | C    |

#### **5.3 Electrical Characteristics**

Table 4 Electrical Characteristics

| Symbol  | Parameter                    | Condition     | Min  | Тур  | Max  | Unit |
|---------|------------------------------|---------------|------|------|------|------|
| VIH     | Input High Voltage           |               | 2.0  |      | 5.5  | V    |
| VIL     | Input Low Voltage            |               | -0.3 |      | 0.8  | V    |
| VOH     | Output high voltage          | @IOH=2mA      | 2.4  |      |      | V    |
| VOL     | Output low voltage           | @IOL=2mA      |      |      | 0.4  | V    |
| IOL     | Low level output current for | @VOL = 0.4V   | 9.7  | 15.6 | 18.8 | mA   |
|         | 8mA pins                     |               |      |      |      |      |
| IOH     | Low level output current for | @VOH = 2.4V   | 11.6 | 23.5 | 36.0 | mA   |
|         | 8mA pins                     |               |      |      |      |      |
| IL      | Input leakage current        |               | -10  |      | 10   | uA   |
| IOZ     | Tri-state output leakage     |               | -10  |      | 10   | uA   |
|         | current                      |               |      |      |      |      |
| P_PLAY  | Power consumption when       | Playing mode  |      | 125  |      | mW   |
|         | playing                      |               |      |      |      |      |
| P_SLEEP | Power consumption when       | Sleeping mode |      | 1.5  |      | mW   |
|         | sleeping                     |               |      |      |      |      |

#### Note:

"Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They
are not meant to imply that the device should be operated at these limits.



### **Contact Information**

Shanghai Mountain View Silicon Technology Co Ltd

Shanghai Headquarter:

Suite 403, Jinying Tower A, 1518 Minsheng Road, Pudong New Area,

Shanghai, P.R. China Zip code: 200135 Tel: 86-21-68549851

Fax: 86-21-68549859

Shenzhen Sales & Technical Support Office:

Suite 8C Olympic Plaza, Shangbao Road, Futian District,

Shenzhen, Guangdong, P.R. China

Zip code: 518034

Tel: 86-755-83522955 Fax: 86-755-83522957

Email: support@mvsilicon.com Website: http://www.mvsilicon.com